BENKHELIFA, Elhadj, KEMECHE, Samir and BERBER, Zakia (2019) High Tolerance of Charge Pump Leakage Current in Integer-N PLL Frequency Synthesizer for 5G Networks. Simulation Modelling Practice and Theory. ISSN 1569-190X
SIMPAT.pdf - AUTHOR'S ACCEPTED Version (default)
Available under License Type Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International (CC BY-NC-ND 4.0).
Download (715kB) | Preview
Abstract or description
One of the most promising solutions for the future fifth generation communication systems is to utilize millimeter wave (mm-W) radio frequencies. There is, however, little works about Phase Locked Loop (PLL) frequency synthesizer designed for mm-W band frequency for 5G applications. This article discusses integer PLL architecture for frequency synthesis; it targets the highest range of 5G mmW [81-86] GHz using ultra-wide channel spacing of 1GHz. This work investigates the design of a third passive loop filter for frequency synthesizer using a Phase Frequency Detector and a current switch Charge Pump such as analog devices ADF4155. The critical performance for the Charge Pump depends on the leakage current produced by the technology of its transistors. This undesirable current can have a high impact on the loop stability. However, by optimizing PLL filter parameters, the synthesizer was able to tolerate up to 117 nA. With such a high leakage current, a high performance of the system was achieved. As a result, less than −71 dBc reference spur level at 50 MHz offset frequency was ensured and 3.23 µs settling time for a hopping frequency of 5 GHz was achieved.
Item Type: | Article |
---|---|
Faculty: | Previous Faculty of Computing, Engineering and Sciences > Computing |
Depositing User: | Elhadj BENKHELIFA |
Date Deposited: | 10 May 2019 11:00 |
Last Modified: | 24 Feb 2023 13:55 |
URI: | https://eprints.staffs.ac.uk/id/eprint/5617 |